Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 | /* * Copyright (c) 2019 STMicroelectronics. * * SPDX-License-Identifier: Apache-2.0 */ #include <st/g4/stm32g4.dtsi> / { soc { can { can2: can@40006800 { compatible = "st,stm32-fdcan"; reg = <0x40006800 0x400>, <0x4000A750 0x350>; reg-names = "m_can", "message_ram"; interrupts = <86 0>, <87 0>; interrupt-names = "LINE_0", "LINE_1"; status = "disabled"; label = "CAN_2"; }; can3: can@40006C00 { compatible = "st,stm32-fdcan"; reg = <0x40006C00 0x400>, <0x4000AAA0 0x350>; reg-names = "m_can", "message_ram"; interrupts = <88 0>, <89 0>; interrupt-names = "LINE_0", "LINE_1"; status = "disabled"; label = "CAN_3"; }; }; timers5: timers@40000C00 { compatible = "st,stm32-timers"; reg = <0x40000C00 0x400>; clocks = <&rcc STM32_CLOCK_BUS_APB1 0x00000008>; interrupts = <50 0>; interrupt-names = "global"; st,prescaler = <0>; status = "disabled"; label = "TIMERS_5"; pwm { compatible = "st,stm32-pwm"; status = "disabled"; label = "PWM_5"; #pwm-cells = <3>; }; }; timers20: timers@40015000 { compatible = "st,stm32-timers"; reg = <0x40015000 0x400>; clocks = <&rcc STM32_CLOCK_BUS_APB2 0x00100000>; interrupts = <77 0>, <78 0>, <79 0>, <80 0>; interrupt-names = "brk", "up", "trgcom", "cc"; st,prescaler = <0>; status = "disabled"; label = "TIMERS_20"; pwm { compatible = "st,stm32-pwm"; status = "disabled"; label = "PWM_20"; #pwm-cells = <3>; }; }; dac2: dac@50000c00 { compatible = "st,stm32-dac"; reg = <0x50000c00 0x400>; clocks = <&rcc STM32_CLOCK_BUS_AHB2 0x00020000>; status = "disabled"; label = "DAC_2"; #io-channel-cells = <1>; }; dac4: dac@50001400 { compatible = "st,stm32-dac"; reg = <0x50001400 0x400>; clocks = <&rcc STM32_CLOCK_BUS_AHB2 0x00080000>; status = "disabled"; label = "DAC_4"; #io-channel-cells = <1>; }; dma1: dma@40020000 { interrupts = <11 0 12 0 13 0 14 0 15 0 16 0 17 0 96 0>; dma-requests = <8>; }; dma2: dma@40020400 { interrupts = <56 0 57 0 58 0 59 0 60 0 97 0 98 0 99 0>; dma-requests = <8>; dma-offset = <8>; }; dmamux1: dmamux@40020800 { dma-channels = <16>; }; i2c4: i2c@40008400 { compatible = "st,stm32-i2c-v2"; clock-frequency = <I2C_BITRATE_STANDARD>; #address-cells = <1>; #size-cells = <0>; reg = <0x40008400 0x400>; clocks = <&rcc STM32_CLOCK_BUS_APB1_2 0x00000002>; interrupts = <82 0>, <83 0>; interrupt-names = "event", "error"; status = "disabled"; label= "I2C_4"; }; spi4: spi@40013c00 { compatible = "st,stm32-spi-fifo", "st,stm32-spi"; #address-cells = <1>; #size-cells = <0>; reg = <0x40013c00 0x400>; clocks = <&rcc STM32_CLOCK_BUS_APB2 0x00008000>; interrupts = <84 5>; status = "disabled"; label = "SPI_4"; }; adc3: adc@50000400 { compatible = "st,stm32-adc"; reg = <0x50000400 0x100>; clocks = <&rcc STM32_CLOCK_BUS_AHB2 0x00004000>; interrupts = <47 0>; status = "disabled"; label = "ADC_3"; #io-channel-cells = <1>; }; adc4: adc@50000500 { compatible = "st,stm32-adc"; reg = <0x50000500 0x100>; clocks = <&rcc STM32_CLOCK_BUS_AHB2 0x00004000>; interrupts = <61 0>; status = "disabled"; label = "ADC_4"; #io-channel-cells = <1>; }; adc5: adc@50000600 { compatible = "st,stm32-adc"; reg = <0x50000600 0x100>; clocks = <&rcc STM32_CLOCK_BUS_AHB2 0x00004000>; interrupts = <62 0>; status = "disabled"; label = "ADC_5"; #io-channel-cells = <1>; }; }; }; |