Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 | /* SPDX-License-Identifier: Apache-2.0 */ #include <dt-bindings/gpio/gpio.h> / { #address-cells = <1>; #size-cells = <1>; compatible = "SiFive,FE310G-0002-Z0-dev", "fe310-dev", "sifive-dev"; model = "SiFive,FE310G-0002-Z0"; cpus { #address-cells = <1>; #size-cells = <0>; cpu: cpu@0 { clock-frequency = <0>; compatible = "sifive,rocket0", "riscv"; device_type = "cpu"; i-cache-block-size = <64>; i-cache-sets = <128>; i-cache-size = <16384>; next-level-cache = <&modeselect &maskrom &otp &spi0>; reg = <0>; riscv,isa = "rv32imac"; sifive,dtim = <&dtim>; sifive,itim = <&itim>; status = "okay"; timebase-frequency = <32768>; hlic: interrupt-controller { #interrupt-cells = <1>; compatible = "riscv,cpu-intc"; interrupt-controller; }; }; }; soc { #address-cells = <1>; #size-cells = <1>; compatible = "SiFive,FE310G-0002-Z0-soc", "fe310-soc", "sifive-soc", "simple-bus"; ranges; aon: aon@10000000 { compatible = "sifive,aon0"; interrupt-parent = <&plic>; interrupts = <1 2>; reg = <0x10000000 0x1000>; reg-names = "control"; }; clint: clint@2000000 { compatible = "riscv,clint0"; interrupts-extended = <&hlic 3 &hlic 7>; reg = <0x2000000 0x10000>; reg-names = "control"; }; debug: debug-controller@0 { compatible = "sifive,debug-013", "riscv,debug-013"; interrupts-extended = <&hlic 65535>; reg = <0x0 0x1000>; reg-names = "control"; }; dtim: dtim@80000000 { compatible = "sifive,dtim0"; reg = <0x80000000 0x4000>; reg-names = "mem"; }; error-device@3000 { compatible = "sifive,error0"; reg = <0x3000 0x1000>; reg-names = "mem"; }; gpio0: gpio@10012000 { compatible = "sifive,gpio0"; gpio-controller; interrupt-parent = <&plic>; interrupts = <8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39>; reg = <0x10012000 0x1000>; reg-names = "control"; label = "gpio_0"; status = "disabled"; #gpio-cells = <2>; }; i2c0: i2c@10016000 { compatible = "sifive,i2c0"; interrupt-parent = <&plic>; interrupts = <52>; reg = <0x10016000 0x1000>; reg-names = "control"; label = "i2c_0"; status = "disabled"; #address-cells = <1>; #size-cells = <0>; }; plic: interrupt-controller@c000000 { #interrupt-cells = <1>; compatible = "sifive,plic-1.0.0"; interrupt-controller; interrupts-extended = <&hlic 11>; reg = <0x0c000000 0x00002000 0x0c002000 0x001fe000 0x0c200000 0x03e00000>; reg-names = "prio", "irq_en", "reg"; riscv,max-priority = <7>; riscv,ndev = <52>; }; itim: itim@8000000 { compatible = "sifive,itim0"; reg = <0x8000000 0x4000>; reg-names = "mem"; }; otp: otp@10010000 { compatible = "sifive,otp0"; reg = <0x10010000 0x1000 0x20000 0x2000>; reg-names = "control", "mem"; }; prci: prci@10008000 { compatible = "sifive,freedome300prci0"; reg = <0x10008000 0x1000>; reg-names = "control"; }; pwm0: pwm@10015000 { compatible = "sifive,pwm0"; interrupt-parent = <&plic>; interrupts = <40 41 42 43>; reg = <0x10015000 0x1000>; reg-names = "control"; label = "pwm_0"; status = "disabled"; sifive,compare-width = <8>; #pwm-cells = <2>; }; pwm1: pwm@10025000 { compatible = "sifive,pwm0"; interrupt-parent = <&plic>; interrupts = <44 45 46 47>; reg = <0x10025000 0x1000>; reg-names = "control"; label = "pwm_1"; status = "disabled"; sifive,compare-width = <16>; #pwm-cells = <2>; }; pwm2: pwm@10035000 { compatible = "sifive,pwm0"; interrupt-parent = <&plic>; interrupts = <48 49 50 51>; reg = <0x10035000 0x1000>; reg-names = "control"; label = "pwm_2"; status = "disabled"; sifive,compare-width = <16>; #pwm-cells = <2>; }; modeselect: rom@1000 { compatible = "sifive,modeselect0"; reg = <0x1000 0x1000>; reg-names = "mem"; }; maskrom: rom@10000 { compatible = "sifive,maskrom0"; reg = <0x10000 0x2000>; reg-names = "mem"; }; uart0: serial@10013000 { compatible = "sifive,uart0"; interrupt-parent = <&plic>; interrupts = <3>; reg = <0x10013000 0x1000>; reg-names = "control"; label = "uart_0"; status = "disabled"; }; uart1: serial@10023000 { compatible = "sifive,uart0"; interrupt-parent = <&plic>; interrupts = <4>; reg = <0x10023000 0x1000>; reg-names = "control"; label = "uart_1"; status = "disabled"; }; spi0: spi@10014000 { compatible = "sifive,spi0"; interrupt-parent = <&plic>; interrupts = <5>; reg = <0x10014000 0x1000 0x20000000 0x20000000>; reg-names = "control", "mem"; label = "spi_0"; status = "disabled"; #address-cells = <1>; #size-cells = <0>; }; spi1: spi@10024000 { compatible = "sifive,spi0"; interrupt-parent = <&plic>; interrupts = <6>; reg = <0x10024000 0x1000>; reg-names = "control"; label = "spi_1"; status = "disabled"; #address-cells = <1>; #size-cells = <0>; }; spi2: spi@10034000 { compatible = "sifive,spi0"; interrupt-parent = <&plic>; interrupts = <7>; reg = <0x10034000 0x1000>; reg-names = "control"; label = "spi_2"; status = "disabled"; #address-cells = <1>; #size-cells = <0>; }; teststatus: teststatus@4000 { compatible = "sifive,test0"; reg = <0x4000 0x1000>; reg-names = "control"; }; }; }; |