Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 | /* SPDX-License-Identifier: Apache-2.0 */ #include <xtensa/xtensa.dtsi> #include <dt-bindings/i2c/i2c.h> #include <dt-bindings/gpio/gpio.h> #include <mem.h> / { cpus { #address-cells = <1>; #size-cells = <0>; cpu0: cpu@0 { device_type = "cpu"; compatible = "cadence,tensilica-xtensa-lx6"; reg = <0>; }; cpu1: cpu@1 { device_type = "cpu"; compatible = "cadence,tensilica-xtensa-lx6"; reg = <1>; }; }; sram0: memory@be000000 { device_type = "memory"; compatible = "mmio-sram"; reg = <0xbe000000 DT_SIZE_M(4)>; }; sram1: memory@be800000 { device_type = "memory"; compatible = "mmio-sram"; reg = <0xbe800000 DT_SIZE_K(64)>; }; sysclk: system-clock { compatible = "fixed-clock"; clock-frequency = <400000000>; #clock-cells = <0>; }; soc { core_intc: core_intc@0 { compatible = "xtensa,core-intc"; reg = <0x00 0x400>; interrupt-controller; #interrupt-cells = <3>; }; cavs0: cavs@78800 { compatible = "intel,cavs-intc"; reg = <0x78800 0x10>; interrupt-controller; #interrupt-cells = <3>; interrupts = <6 0 0>; interrupt-parent = <&core_intc>; }; cavs1: cavs@78810 { compatible = "intel,cavs-intc"; reg = <0x78810 0x10>; interrupt-controller; #interrupt-cells = <3>; interrupts = <0xA 0 0>; interrupt-parent = <&core_intc>; }; cavs2: cavs@78820 { compatible = "intel,cavs-intc"; reg = <0x78820 0x10>; interrupt-controller; #interrupt-cells = <3>; interrupts = <0XD 0 0>; interrupt-parent = <&core_intc>; }; cavs3: cavs@78830 { compatible = "intel,cavs-intc"; reg = <0x78830 0x10>; interrupt-controller; #interrupt-cells = <3>; interrupts = <0x10 0 0>; interrupt-parent = <&core_intc>; }; dw_intc: intc@81800 { compatible = "snps,designware-intc"; reg = <0x00081800 0x400>; interrupt-controller; #interrupt-cells = <3>; interrupts = <6 0 0>; interrupt-parent = <&cavs0>; }; gpio0: gpio@80c00 { compatible = "snps,designware-gpio"; reg = <0x00080c00 0x400>; bits = <32>; label = "GPIO"; interrupts = <3 1 0>; interrupt-parent = <&dw_intc>; gpio-controller; #gpio-cells = <2>; }; pinmux: pinmux@81c30 { compatible = "intel,s1000-pinmux"; reg = <0x00081c30 0xC>; }; uart0: uart@80800 { compatible = "ns16550"; reg = <0x80800 0x400>; label = "UART_0"; clock-frequency = <38400000>; interrupts = <2 0 0>; interrupt-parent = <&dw_intc>; status = "disabled"; }; i2c0: i2c@80400 { compatible = "snps,designware-i2c"; clock-frequency = <I2C_BITRATE_STANDARD>; #address-cells = <1>; #size-cells = <0>; reg = <0x80400 0x400>; interrupts = <1 0 0>; interrupt-parent = <&dw_intc>; label = "I2C_0"; status = "disabled"; }; spi0: spi@e000 { compatible = "snps,designware-spi"; #address-cells = <1>; #size-cells = <0>; reg = <0x0000E000 0x400>; clocks = <&sysclk>; interrupts = <6 0 0>; interrupt-parent = <&dw_intc>; label = "SPI_0"; }; }; }; |