Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 | /* * Copyright (c) 2016 Piotr Mienkowski * Copyringt (c) 2018 Antmicro Ltd * * SPDX-License-Identifier: Apache-2.0 */ /** @file * @brief Atmel SAM MCU family Ethernet MAC (GMAC) driver. * * This is a zero-copy networking implementation of an Ethernet driver. To * prepare for the incoming frames the driver will permanently reserve a defined * amount of RX data net buffers when the interface is brought up and thus * reduce the total amount of RX data net buffers available to the application. * * Limitations: * - one shot PHY setup, no support for PHY disconnect/reconnect * - no statistics collection */ #define LOG_MODULE_NAME eth_sam #define LOG_LEVEL CONFIG_ETHERNET_LOG_LEVEL #include <logging/log.h> LOG_MODULE_REGISTER(LOG_MODULE_NAME); #include <kernel.h> #include <device.h> #include <sys/__assert.h> #include <sys/util.h> #include <errno.h> #include <stdbool.h> #include <net/net_pkt.h> #include <net/net_if.h> #include <net/ethernet.h> #include <ethernet/eth_stats.h> #include <drivers/i2c.h> #include <soc.h> #include "phy_sam_gmac.h" #include "eth_sam_gmac_priv.h" #if defined(CONFIG_PTP_CLOCK_SAM_GMAC) #include <ptp_clock.h> #include <net/gptp.h> #endif /* * Verify Kconfig configuration */ /* No need to verify things for unit tests */ #if !defined(CONFIG_NET_TEST) #if CONFIG_NET_BUF_DATA_SIZE * CONFIG_ETH_SAM_GMAC_BUF_RX_COUNT \ < GMAC_FRAME_SIZE_MAX #error CONFIG_NET_BUF_DATA_SIZE * CONFIG_ETH_SAM_GMAC_BUF_RX_COUNT is \ not large enough to hold a full frame #endif #if CONFIG_NET_BUF_DATA_SIZE * (CONFIG_NET_BUF_RX_COUNT - \ CONFIG_ETH_SAM_GMAC_BUF_RX_COUNT) < GMAC_FRAME_SIZE_MAX #error (CONFIG_NET_BUF_RX_COUNT - CONFIG_ETH_SAM_GMAC_BUF_RX_COUNT) * \ CONFIG_NET_BUF_DATA_SIZE are not large enough to hold a full frame #endif #if CONFIG_NET_BUF_DATA_SIZE & 0x3F #pragma message "CONFIG_NET_BUF_DATA_SIZE should be a multiple of 64 bytes " \ "due to the granularity of RX DMA" #endif #if (CONFIG_ETH_SAM_GMAC_BUF_RX_COUNT + 1) * CONFIG_ETH_SAM_GMAC_QUEUES \ > CONFIG_NET_BUF_RX_COUNT #error Not enough RX buffers to allocate descriptors for each HW queue #endif #endif /* !CONFIG_NET_TEST */ /* RX descriptors list */ static struct gmac_desc rx_desc_que0[MAIN_QUEUE_RX_DESC_COUNT] __nocache __aligned(GMAC_DESC_ALIGNMENT); static struct gmac_desc rx_desc_que1[PRIORITY_QUEUE1_RX_DESC_COUNT] __nocache __aligned(GMAC_DESC_ALIGNMENT); static struct gmac_desc rx_desc_que2[PRIORITY_QUEUE2_RX_DESC_COUNT] __nocache __aligned(GMAC_DESC_ALIGNMENT); /* TX descriptors list */ static struct gmac_desc tx_desc_que0[MAIN_QUEUE_TX_DESC_COUNT] __nocache __aligned(GMAC_DESC_ALIGNMENT); static struct gmac_desc tx_desc_que1[PRIORITY_QUEUE1_TX_DESC_COUNT] __nocache __aligned(GMAC_DESC_ALIGNMENT); static struct gmac_desc tx_desc_que2[PRIORITY_QUEUE2_TX_DESC_COUNT] __nocache __aligned(GMAC_DESC_ALIGNMENT); /* RX buffer accounting list */ static struct net_buf *rx_frag_list_que0[MAIN_QUEUE_RX_DESC_COUNT]; #if GMAC_PRIORITY_QUEUE_NO >= 1 static struct net_buf *rx_frag_list_que1[PRIORITY_QUEUE1_RX_DESC_COUNT]; #endif #if GMAC_PRIORITY_QUEUE_NO == 2 static struct net_buf *rx_frag_list_que2[PRIORITY_QUEUE2_RX_DESC_COUNT]; #endif #if GMAC_MULTIPLE_TX_PACKETS == 1 /* TX buffer accounting list */ static struct net_buf *tx_frag_list_que0[MAIN_QUEUE_TX_DESC_COUNT]; #if GMAC_PRIORITY_QUEUE_NO >= 1 static struct net_buf *tx_frag_list_que1[PRIORITY_QUEUE1_TX_DESC_COUNT]; #endif #if GMAC_PRIORITY_QUEUE_NO == 2 static struct net_buf *tx_frag_list_que2[PRIORITY_QUEUE2_TX_DESC_COUNT]; #endif #if defined(CONFIG_PTP_CLOCK_SAM_GMAC) /* TX frames accounting list */ static struct net_pkt *tx_frame_list_que0[CONFIG_NET_PKT_TX_COUNT + 1]; #if GMAC_PRIORITY_QUEUE_NO >= 1 static struct net_pkt *tx_frame_list_que1[CONFIG_NET_PKT_TX_COUNT + 1]; #endif #if GMAC_PRIORITY_QUEUE_NO == 2 static struct net_pkt *tx_frame_list_que2[CONFIG_NET_PKT_TX_COUNT + 1]; #endif #endif #endif #define MODULO_INC(val, max) {val = (++val < max) ? val : 0; } /* * Cache helpers */ static bool dcache_enabled; static inline void dcache_invalidate(u32_t addr, u32_t size) { if (!dcache_enabled) { return; } /* Make sure it is aligned to 32B */ u32_t start_addr = addr & (u32_t)~(GMAC_DCACHE_ALIGNMENT - 1); u32_t size_full = size + addr - start_addr; SCB_InvalidateDCache_by_Addr((uint32_t *)start_addr, size_full); } static inline void dcache_clean(u32_t addr, u32_t size) { if (!dcache_enabled) { return; } /* Make sure it is aligned to 32B */ u32_t start_addr = addr & (u32_t)~(GMAC_DCACHE_ALIGNMENT - 1); u32_t size_full = size + addr - start_addr; SCB_CleanDCache_by_Addr((uint32_t *)start_addr, size_full); } #if GMAC_MULTIPLE_TX_PACKETS == 1 /* * Reset ring buffer */ static void ring_buf_reset(struct ring_buf *rb) { rb->head = 0U; rb->tail = 0U; } /* * Get one 32 bit item from the ring buffer */ static u32_t ring_buf_get(struct ring_buf *rb) { u32_t val; __ASSERT(rb->tail != rb->head, "retrieving data from empty ring buffer"); val = rb->buf[rb->tail]; MODULO_INC(rb->tail, rb->len); return val; } /* * Put one 32 bit item into the ring buffer */ static void ring_buf_put(struct ring_buf *rb, u32_t val) { rb->buf[rb->head] = val; MODULO_INC(rb->head, rb->len); __ASSERT(rb->tail != rb->head, "ring buffer overflow"); } #endif /* * Free pre-reserved RX buffers */ static void free_rx_bufs(struct net_buf **rx_frag_list, u16_t len) { for (int i = 0; i < len; i++) { if (rx_frag_list[i]) { net_buf_unref(rx_frag_list[i]); rx_frag_list[i] = NULL; } } } /* * Set MAC Address for frame filtering logic */ static void mac_addr_set(Gmac *gmac, u8_t index, u8_t mac_addr[6]) { __ASSERT(index < 4, "index has to be in the range 0..3"); gmac->GMAC_SA[index].GMAC_SAB = (mac_addr[3] << 24) | (mac_addr[2] << 16) | (mac_addr[1] << 8) | (mac_addr[0]); gmac->GMAC_SA[index].GMAC_SAT = (mac_addr[5] << 8) | (mac_addr[4]); } /* * Initialize RX descriptor list */ static int rx_descriptors_init(Gmac *gmac, struct gmac_queue *queue) { struct gmac_desc_list *rx_desc_list = &queue->rx_desc_list; struct net_buf **rx_frag_list = queue->rx_frag_list; struct net_buf *rx_buf; u8_t *rx_buf_addr; __ASSERT_NO_MSG(rx_frag_list); rx_desc_list->tail = 0U; for (int i = 0; i < rx_desc_list->len; i++) { rx_buf = net_pkt_get_reserve_rx_data(K_NO_WAIT); if (rx_buf == NULL) { free_rx_bufs(rx_frag_list, rx_desc_list->len); LOG_ERR("Failed to reserve data net buffers"); return -ENOBUFS; } rx_frag_list[i] = rx_buf; rx_buf_addr = rx_buf->data; __ASSERT(!((u32_t)rx_buf_addr & ~GMAC_RXW0_ADDR), "Misaligned RX buffer address"); __ASSERT(rx_buf->size == CONFIG_NET_BUF_DATA_SIZE, "Incorrect length of RX data buffer"); /* Give ownership to GMAC and remove the wrap bit */ rx_desc_list->buf[i].w0 = (u32_t)rx_buf_addr & GMAC_RXW0_ADDR; rx_desc_list->buf[i].w1 = 0U; } /* Set the wrap bit on the last descriptor */ rx_desc_list->buf[rx_desc_list->len - 1U].w0 |= GMAC_RXW0_WRAP; return 0; } /* * Initialize TX descriptor list */ static void tx_descriptors_init(Gmac *gmac, struct gmac_queue *queue) { struct gmac_desc_list *tx_desc_list = &queue->tx_desc_list; tx_desc_list->head = 0U; tx_desc_list->tail = 0U; for (int i = 0; i < tx_desc_list->len; i++) { tx_desc_list->buf[i].w0 = 0U; tx_desc_list->buf[i].w1 = GMAC_TXW1_USED; } /* Set the wrap bit on the last descriptor */ tx_desc_list->buf[tx_desc_list->len - 1U].w1 |= GMAC_TXW1_WRAP; #if GMAC_MULTIPLE_TX_PACKETS == 1 /* Reset TX frame list */ ring_buf_reset(&queue->tx_frag_list); #if defined(CONFIG_PTP_CLOCK_SAM_GMAC) ring_buf_reset(&queue->tx_frames); #endif #endif } #if defined(CONFIG_PTP_CLOCK_SAM_GMAC) static struct gptp_hdr *check_gptp_msg(struct net_if *iface, struct net_pkt *pkt, bool is_tx) { u8_t *msg_start = net_pkt_data(pkt); struct ethernet_context *eth_ctx; struct gptp_hdr *gptp_hdr; int eth_hlen; #if defined(CONFIG_NET_VLAN) eth_ctx = net_if_l2_data(iface); if (net_eth_is_vlan_enabled(eth_ctx, iface)) { struct net_eth_vlan_hdr *hdr_vlan; hdr_vlan = (struct net_eth_vlan_hdr *)msg_start; if (ntohs(hdr_vlan->type) != NET_ETH_PTYPE_PTP) { return NULL; } eth_hlen = sizeof(struct net_eth_vlan_hdr); } else #else ARG_UNUSED(eth_ctx); #endif { struct net_eth_hdr *hdr; hdr = (struct net_eth_hdr *)msg_start; if (ntohs(hdr->type) != NET_ETH_PTYPE_PTP) { return NULL; } eth_hlen = sizeof(struct net_eth_hdr); } /* In TX, the first net_buf contains the Ethernet header * and the actual gPTP header is in the second net_buf. * In RX, the Ethernet header + other headers are in the * first net_buf. */ if (is_tx) { if (pkt->frags->frags == NULL) { return false; } gptp_hdr = (struct gptp_hdr *)pkt->frags->frags->data; } else { gptp_hdr = (struct gptp_hdr *)(pkt->frags->data + eth_hlen); } return gptp_hdr; } static bool need_timestamping(struct gptp_hdr *hdr) { switch (hdr->message_type) { case GPTP_SYNC_MESSAGE: case GPTP_PATH_DELAY_RESP_MESSAGE: return true; default: return false; } } static void update_pkt_priority(struct gptp_hdr *hdr, struct net_pkt *pkt) { if (GPTP_IS_EVENT_MSG(hdr->message_type)) { net_pkt_set_priority(pkt, NET_PRIORITY_CA); } else { net_pkt_set_priority(pkt, NET_PRIORITY_IC); } } static inline struct net_ptp_time get_ptp_event_rx_ts(Gmac *gmac) { struct net_ptp_time ts; ts.second = ((u64_t)(gmac->GMAC_EFRSH & 0xffff) << 32) | gmac->GMAC_EFRSL; ts.nanosecond = gmac->GMAC_EFRN; return ts; } static inline struct net_ptp_time get_ptp_peer_event_rx_ts(Gmac *gmac) { struct net_ptp_time ts; ts.second = ((u64_t)(gmac->GMAC_PEFRSH & 0xffff) << 32) | gmac->GMAC_PEFRSL; ts.nanosecond = gmac->GMAC_PEFRN; return ts; } static inline struct net_ptp_time get_ptp_event_tx_ts(Gmac *gmac) { struct net_ptp_time ts; ts.second = ((u64_t)(gmac->GMAC_EFTSH & 0xffff) << 32) | gmac->GMAC_EFTSL; ts.nanosecond = gmac->GMAC_EFTN; return ts; } static inline struct net_ptp_time get_ptp_peer_event_tx_ts(Gmac *gmac) { struct net_ptp_time ts; ts.second = ((u64_t)(gmac->GMAC_PEFTSH & 0xffff) << 32) | gmac->GMAC_PEFTSL; ts.nanosecond = gmac->GMAC_PEFTN; return ts; } static inline struct net_ptp_time get_current_ts(Gmac *gmac) { struct net_ptp_time ts; ts.second = ((u64_t)(gmac->GMAC_TSH & 0xffff) << 32) | gmac->GMAC_TSL; ts.nanosecond = gmac->GMAC_TN; return ts; } static inline void timestamp_tx_pkt(Gmac *gmac, struct gptp_hdr *hdr, struct net_pkt *pkt) { struct net_ptp_time timestamp; if (hdr) { switch (hdr->message_type) { case GPTP_SYNC_MESSAGE: timestamp = get_ptp_event_tx_ts(gmac); break; default: timestamp = get_ptp_peer_event_tx_ts(gmac); } } else { timestamp = get_current_ts(gmac); } net_pkt_set_timestamp(pkt, ×tamp); } static inline void timestamp_rx_pkt(Gmac *gmac, struct gptp_hdr *hdr, struct net_pkt *pkt) { struct net_ptp_time timestamp; if (hdr) { switch (hdr->message_type) { case GPTP_SYNC_MESSAGE: timestamp = get_ptp_event_rx_ts(gmac); break; default: timestamp = get_ptp_peer_event_rx_ts(gmac); } } else { timestamp = get_current_ts(gmac); } net_pkt_set_timestamp(pkt, ×tamp); } #endif static inline struct net_if *get_iface(struct eth_sam_dev_data *ctx, u16_t vlan_tag) { #if defined(CONFIG_NET_VLAN) struct net_if *iface; iface = net_eth_get_vlan_iface(ctx->iface, vlan_tag); if (!iface) { return ctx->iface; } return iface; #else ARG_UNUSED(vlan_tag); return ctx->iface; #endif } /* * Process successfully sent packets */ static void tx_completed(Gmac *gmac, struct gmac_queue *queue) { #if GMAC_MULTIPLE_TX_PACKETS == 0 k_sem_give(&queue->tx_sem); #else struct gmac_desc_list *tx_desc_list = &queue->tx_desc_list; struct gmac_desc *tx_desc; struct net_buf *frag; #if defined(CONFIG_PTP_CLOCK_SAM_GMAC) struct net_pkt *pkt; u16_t vlan_tag = NET_VLAN_TAG_UNSPEC; struct gptp_hdr *hdr; struct eth_sam_dev_data *dev_data = CONTAINER_OF(queue, struct eth_sam_dev_data, queue_list[queue->que_idx]); #endif __ASSERT(tx_desc_list->buf[tx_desc_list->tail].w1 & GMAC_TXW1_USED, "first buffer of a frame is not marked as own by GMAC"); while (tx_desc_list->tail != tx_desc_list->head) { tx_desc = &tx_desc_list->buf[tx_desc_list->tail]; MODULO_INC(tx_desc_list->tail, tx_desc_list->len); k_sem_give(&queue->tx_desc_sem); /* Release net buffer to the buffer pool */ frag = UINT_TO_POINTER(ring_buf_get(&queue->tx_frag_list)); net_pkt_frag_unref(frag); LOG_DBG("Dropping frag %p", frag); if (tx_desc->w1 & GMAC_TXW1_LASTBUFFER) { #if defined(CONFIG_PTP_CLOCK_SAM_GMAC) /* Release net packet to the packet pool */ pkt = UINT_TO_POINTER(ring_buf_get(&queue->tx_frames)); #if defined(CONFIG_NET_VLAN) struct net_eth_hdr *eth_hdr = NET_ETH_HDR(pkt); if (ntohs(eth_hdr->type) == NET_ETH_PTYPE_VLAN) { vlan_tag = net_pkt_vlan_tag(pkt); } #endif hdr = check_gptp_msg(get_iface(dev_data, vlan_tag), pkt, true); timestamp_tx_pkt(gmac, hdr, pkt); if (hdr && need_timestamping(hdr)) { net_if_add_tx_timestamp(pkt); } net_pkt_unref(pkt); LOG_DBG("Dropping pkt %p", pkt); #endif break; } } #endif } /* * Reset TX queue when errors are detected */ static void tx_error_handler(Gmac *gmac, struct gmac_queue *queue) { #if GMAC_MULTIPLE_TX_PACKETS == 1 struct net_buf *frag; struct ring_buf *tx_frag_list = &queue->tx_frag_list; #if defined(CONFIG_PTP_CLOCK_SAM_GMAC) struct net_pkt *pkt; struct ring_buf *tx_frames = &queue->tx_frames; #endif #endif queue->err_tx_flushed_count++; /* Stop transmission, clean transmit pipeline and control registers */ gmac->GMAC_NCR &= ~GMAC_NCR_TXEN; #if GMAC_MULTIPLE_TX_PACKETS == 1 /* Free all frag resources in the TX path */ while (tx_frag_list->tail != tx_frag_list->head) { /* Release net buffer to the buffer pool */ frag = UINT_TO_POINTER(tx_frag_list->buf[tx_frag_list->tail]); net_pkt_frag_unref(frag); LOG_DBG("Dropping frag %p", frag); MODULO_INC(tx_frag_list->tail, tx_frag_list->len); } #if defined(CONFIG_PTP_CLOCK_SAM_GMAC) /* Free all pkt resources in the TX path */ while (tx_frames->tail != tx_frames->head) { /* Release net packet to the packet pool */ pkt = UINT_TO_POINTER(tx_frames->buf[tx_frames->tail]); net_pkt_unref(pkt); LOG_DBG("Dropping pkt %p", pkt); MODULO_INC(tx_frames->tail, tx_frames->len); } #endif /* Reinitialize TX descriptor list */ k_sem_reset(&queue->tx_desc_sem); for (int i = 0; i < queue->tx_desc_list.len - 1; i++) { k_sem_give(&queue->tx_desc_sem); } #endif tx_descriptors_init(gmac, queue); #if GMAC_MULTIPLE_TX_PACKETS == 0 /* Reinitialize TX mutex */ k_sem_give(&queue->tx_sem); #endif /* Restart transmission */ gmac->GMAC_NCR |= GMAC_NCR_TXEN; } /* * Clean RX queue, any received data still stored in the buffers is abandoned. */ static void rx_error_handler(Gmac *gmac, struct gmac_queue *queue) { queue->err_rx_flushed_count++; /* Stop reception */ gmac->GMAC_NCR &= ~GMAC_NCR_RXEN; queue->rx_desc_list.tail = 0U; for (int i = 0; i < queue->rx_desc_list.len; i++) { queue->rx_desc_list.buf[i].w1 = 0U; queue->rx_desc_list.buf[i].w0 &= ~GMAC_RXW0_OWNERSHIP; } /* Set Receive Buffer Queue Pointer Register */ if (queue->que_idx == 0) { gmac->GMAC_RBQB = (u32_t)queue->rx_desc_list.buf; } else { gmac->GMAC_RBQBAPQ[queue->que_idx - 1] = (u32_t)queue->rx_desc_list.buf; } /* Restart reception */ gmac->GMAC_NCR |= GMAC_NCR_RXEN; } /* * Set MCK to MDC clock divisor. * * According to 802.3 MDC should be less then 2.5 MHz. */ static int get_mck_clock_divisor(u32_t mck) { u32_t mck_divisor; if (mck <= 20000000U) { mck_divisor = GMAC_NCFGR_CLK_MCK_8; } else if (mck <= 40000000U) { mck_divisor = GMAC_NCFGR_CLK_MCK_16; } else if (mck <= 80000000U) { mck_divisor = GMAC_NCFGR_CLK_MCK_32; } else if (mck <= 120000000U) { mck_divisor = GMAC_NCFGR_CLK_MCK_48; } else if (mck <= 160000000U) { mck_divisor = GMAC_NCFGR_CLK_MCK_64; } else if (mck <= 240000000U) { mck_divisor = GMAC_NCFGR_CLK_MCK_96; } else { LOG_ERR("No valid MDC clock"); mck_divisor = -ENOTSUP; } return mck_divisor; } #if GMAC_PRIORITY_QUEUE_NO >= 1 static int eth_sam_gmac_setup_qav(Gmac *gmac, int queue_id, bool enable) { /* Verify queue id */ if (queue_id < 1 || queue_id > GMAC_PRIORITY_QUEUE_NO) { return -EINVAL; } if (queue_id == GMAC_QUE_2) { if (enable) { gmac->GMAC_CBSCR |= GMAC_CBSCR_QAE; } else { gmac->GMAC_CBSCR &= ~GMAC_CBSCR_QAE; } } else { if (enable) { gmac->GMAC_CBSCR |= GMAC_CBSCR_QBE; } else { gmac->GMAC_CBSCR &= ~GMAC_CBSCR_QBE; } } return 0; } static int eth_sam_gmac_get_qav_status(Gmac *gmac, int queue_id, bool *enabled) { /* Verify queue id */ if (queue_id < 1 || queue_id > GMAC_PRIORITY_QUEUE_NO) { return -EINVAL; } if (queue_id == GMAC_QUE_2) { *enabled = gmac->GMAC_CBSCR & GMAC_CBSCR_QAE; } else { *enabled = gmac->GMAC_CBSCR & GMAC_CBSCR_QBE; } return 0; } static int eth_sam_gmac_setup_qav_idle_slope(Gmac *gmac, int queue_id, unsigned int idle_slope) { u32_t cbscr_val; /* Verify queue id */ if (queue_id < 1 || queue_id > GMAC_PRIORITY_QUEUE_NO) { return -EINVAL; } cbscr_val = gmac->GMAC_CBSISQA; if (queue_id == GMAC_QUE_2) { gmac->GMAC_CBSCR &= ~GMAC_CBSCR_QAE; gmac->GMAC_CBSISQA = idle_slope; } else { gmac->GMAC_CBSCR &= ~GMAC_CBSCR_QBE; gmac->GMAC_CBSISQB = idle_slope; } gmac->GMAC_CBSCR = cbscr_val; return 0; } static u32_t eth_sam_gmac_get_bandwidth(Gmac *gmac) { u32_t bandwidth; /* See if we operate in 10Mbps or 100Mbps mode, * Note: according to the manual, portTransmitRate is 0x07735940 for * 1Gbps - therefore we cannot use the KB/MB macros - we have to * multiply it by a round 1000 to get it right. */ if (gmac->GMAC_NCFGR & GMAC_NCFGR_SPD) { /* 100Mbps */ bandwidth = (100 * 1000 * 1000) / 8; } else { /* 10Mbps */ bandwidth = (10 * 1000 * 1000) / 8; } return bandwidth; } static int eth_sam_gmac_get_qav_idle_slope(Gmac *gmac, int queue_id, unsigned int *idle_slope) { /* Verify queue id */ if (queue_id < 1 || queue_id > GMAC_PRIORITY_QUEUE_NO) { return -EINVAL; } if (queue_id == GMAC_QUE_2) { *idle_slope = gmac->GMAC_CBSISQA; } else { *idle_slope = gmac->GMAC_CBSISQB; } /* Convert to bps as expected by upper layer */ *idle_slope *= 8U; return 0; } static int eth_sam_gmac_get_qav_delta_bandwidth(Gmac *gmac, int queue_id, unsigned int *delta_bandwidth) { u32_t bandwidth; unsigned int idle_slope; int ret; ret = eth_sam_gmac_get_qav_idle_slope(gmac, queue_id, &idle_slope); if (ret) { return ret; } /* Calculate in Bps */ idle_slope /= 8U; /* Get bandwidth and convert to bps */ bandwidth = eth_sam_gmac_get_bandwidth(gmac); /* Calculate percentage - instead of multiplying idle_slope by 100, * divide bandwidth - these numbers are so large that it should not * influence the outcome and saves us from employing larger data types. */ *delta_bandwidth = idle_slope / (bandwidth / 100U); return 0; } static int eth_sam_gmac_setup_qav_delta_bandwidth(Gmac *gmac, int queue_id, int queue_share) { u32_t bandwidth; u32_t idle_slope; /* Verify queue id */ if (queue_id < 1 || queue_id > GMAC_PRIORITY_QUEUE_NO) { return -EINVAL; } bandwidth = eth_sam_gmac_get_bandwidth(gmac); idle_slope = (bandwidth * queue_share) / 100U; return eth_sam_gmac_setup_qav_idle_slope(gmac, queue_id, idle_slope); } #endif #if defined(CONFIG_PTP_CLOCK_SAM_GMAC) static void gmac_setup_ptp_clock_divisors(Gmac *gmac) { int mck_divs[] = {10, 5, 2}; double min_cycles; double min_period; int div; int i; u8_t cns, acns, nit; min_cycles = SOC_ATMEL_SAM_MCK_FREQ_HZ; min_period = NSEC_PER_SEC; for (i = 0; i < ARRAY_SIZE(mck_divs); ++i) { div = mck_divs[i]; while ((double)(min_cycles / div) == (int)(min_cycles / div) && (double)(min_period / div) == (int)(min_period / div)) { min_cycles /= div; min_period /= div; } } nit = min_cycles - 1; cns = 0U; acns = 0U; while ((cns + 2) * nit < min_period) { cns++; } acns = min_period - (nit * cns); gmac->GMAC_TI = GMAC_TI_CNS(cns) | GMAC_TI_ACNS(acns) | GMAC_TI_NIT(nit); gmac->GMAC_TISUBN = 0; } #endif static int gmac_init(Gmac *gmac, u32_t gmac_ncfgr_val) { int mck_divisor; mck_divisor = get_mck_clock_divisor(SOC_ATMEL_SAM_MCK_FREQ_HZ); if (mck_divisor < 0) { return mck_divisor; } /* Set Network Control Register to its default value, clear stats. */ gmac->GMAC_NCR = GMAC_NCR_CLRSTAT; /* Disable all interrupts */ gmac->GMAC_IDR = UINT32_MAX; gmac->GMAC_IDRPQ[GMAC_QUE_1 - 1] = UINT32_MAX; gmac->GMAC_IDRPQ[GMAC_QUE_2 - 1] = UINT32_MAX; /* Clear all interrupts */ (void)gmac->GMAC_ISR; (void)gmac->GMAC_ISRPQ[GMAC_QUE_1 - 1]; (void)gmac->GMAC_ISRPQ[GMAC_QUE_2 - 1]; /* Setup Hash Registers - enable reception of all multicast frames when * GMAC_NCFGR_MTIHEN is set. */ gmac->GMAC_HRB = UINT32_MAX; gmac->GMAC_HRT = UINT32_MAX; /* Setup Network Configuration Register */ gmac->GMAC_NCFGR = gmac_ncfgr_val | mck_divisor; #ifdef CONFIG_ETH_SAM_GMAC_MII /* Setup MII Interface to the Physical Layer, RMII is the default */ gmac->GMAC_UR = GMAC_UR_RMII; /* setting RMII to 1 selects MII mode */ #endif #if defined(CONFIG_PTP_CLOCK_SAM_GMAC) /* Initialize PTP Clock Registers */ gmac_setup_ptp_clock_divisors(gmac); gmac->GMAC_TN = 0; gmac->GMAC_TSH = 0; gmac->GMAC_TSL = 0; #endif /* Enable Qav if priority queues are used, and setup the default delta * bandwidth according to IEEE802.1Qav (34.3.1) */ #if GMAC_PRIORITY_QUEUE_NO == 1 eth_sam_gmac_setup_qav_delta_bandwidth(gmac, 1, 75); eth_sam_gmac_setup_qav(gmac, 1, true); #elif GMAC_PRIORITY_QUEUE_NO == 2 /* For multiple priority queues, 802.1Qav suggests using 75% for the * highest priority queue, and 0% for the lower priority queues. * This is because the lower priority queues are supposed to be using * the bandwidth available from the higher priority queues AND its own * available bandwidth (see 802.1Q 34.3.1 for more details). * This does not work like that in SAM GMAC - the lower priority queues * are not using the bandwidth reserved for the higher priority queues * at all. Thus we still set the default to a total of the recommended * 75%, but split the bandwidth between them manually. */ eth_sam_gmac_setup_qav_delta_bandwidth(gmac, 1, 25); eth_sam_gmac_setup_qav_delta_bandwidth(gmac, 2, 50); eth_sam_gmac_setup_qav(gmac, 1, true); eth_sam_gmac_setup_qav(gmac, 2, true); #endif return 0; } static void link_configure(Gmac *gmac, u32_t flags) { u32_t val; gmac->GMAC_NCR &= ~(GMAC_NCR_RXEN | GMAC_NCR_TXEN); val = gmac->GMAC_NCFGR; val &= ~(GMAC_NCFGR_FD | GMAC_NCFGR_SPD); val |= flags & (GMAC_NCFGR_FD | GMAC_NCFGR_SPD); gmac->GMAC_NCFGR = val; gmac->GMAC_UR = 0; /* Select RMII mode */ gmac->GMAC_NCR |= (GMAC_NCR_RXEN | GMAC_NCR_TXEN); } static int nonpriority_queue_init(Gmac *gmac, struct gmac_queue *queue) { int result; __ASSERT_NO_MSG(queue->rx_desc_list.len > 0); __ASSERT_NO_MSG(queue->tx_desc_list.len > 0); __ASSERT(!((u32_t)queue->rx_desc_list.buf & ~GMAC_RBQB_ADDR_Msk), "RX descriptors have to be word aligned"); __ASSERT(!((u32_t)queue->tx_desc_list.buf & ~GMAC_TBQB_ADDR_Msk), "TX descriptors have to be word aligned"); /* Setup descriptor lists */ result = rx_descriptors_init(gmac, queue); if (result < 0) { return result; } tx_descriptors_init(gmac, queue); #if GMAC_MULTIPLE_TX_PACKETS == 0 /* Initialize TX semaphore. This semaphore is used to wait until the TX * data has been sent. */ k_sem_init(&queue->tx_sem, 0, 1); #else /* Initialize TX descriptors semaphore. The semaphore is required as the * size of the TX descriptor list is limited while the number of TX data * buffers is not. */ k_sem_init(&queue->tx_desc_sem, queue->tx_desc_list.len - 1, queue->tx_desc_list.len - 1); #endif /* Set Receive Buffer Queue Pointer Register */ gmac->GMAC_RBQB = (u32_t)queue->rx_desc_list.buf; /* Set Transmit Buffer Queue Pointer Register */ gmac->GMAC_TBQB = (u32_t)queue->tx_desc_list.buf; /* Configure GMAC DMA transfer */ gmac->GMAC_DCFGR = /* Receive Buffer Size (defined in multiples of 64 bytes) */ GMAC_DCFGR_DRBS(CONFIG_NET_BUF_DATA_SIZE >> 6) /* 4 kB Receiver Packet Buffer Memory Size */ | GMAC_DCFGR_RXBMS_FULL /* 4 kB Transmitter Packet Buffer Memory Size */ | GMAC_DCFGR_TXPBMS /* Transmitter Checksum Generation Offload Enable */ | GMAC_DCFGR_TXCOEN /* Attempt to use INCR4 AHB bursts (Default) */ | GMAC_DCFGR_FBLDO_INCR4; /* Setup RX/TX completion and error interrupts */ gmac->GMAC_IER = GMAC_INT_EN_FLAGS; queue->err_rx_frames_dropped = 0U; queue->err_rx_flushed_count = 0U; queue->err_tx_flushed_count = 0U; LOG_INF("Queue %d activated", queue->que_idx); return 0; } static int priority_queue_init(Gmac *gmac, struct gmac_queue *queue) { int result; int queue_index; __ASSERT_NO_MSG(queue->rx_desc_list.len > 0); __ASSERT_NO_MSG(queue->tx_desc_list.len > 0); __ASSERT(!((u32_t)queue->rx_desc_list.buf & ~GMAC_RBQB_ADDR_Msk), "RX descriptors have to be word aligned"); __ASSERT(!((u32_t)queue->tx_desc_list.buf & ~GMAC_TBQB_ADDR_Msk), "TX descriptors have to be word aligned"); /* Extract queue index for easier referencing */ queue_index = queue->que_idx - 1; /* Setup descriptor lists */ result = rx_descriptors_init(gmac, queue); if (result < 0) { return result; } tx_descriptors_init(gmac, queue); #if GMAC_MULTIPLE_TX_PACKETS == 0 k_sem_init(&queue->tx_sem, 0, 1); #else k_sem_init(&queue->tx_desc_sem, queue->tx_desc_list.len - 1, queue->tx_desc_list.len - 1); #endif /* Setup RX buffer size for DMA */ gmac->GMAC_RBSRPQ[queue_index] = GMAC_RBSRPQ_RBS(CONFIG_NET_BUF_DATA_SIZE >> 6); /* Set Receive Buffer Queue Pointer Register */ gmac->GMAC_RBQBAPQ[queue_index] = (u32_t)queue->rx_desc_list.buf; /* Set Transmit Buffer Queue Pointer Register */ gmac->GMAC_TBQBAPQ[queue_index] = (u32_t)queue->tx_desc_list.buf; /* Enable RX/TX completion and error interrupts */ gmac->GMAC_IERPQ[queue_index] = GMAC_INTPQ_EN_FLAGS; queue->err_rx_frames_dropped = 0U; queue->err_rx_flushed_count = 0U; queue->err_tx_flushed_count = 0U; LOG_INF("Queue %d activated", queue->que_idx); return 0; } static int priority_queue_init_as_idle(Gmac *gmac, struct gmac_queue *queue) { struct gmac_desc_list *rx_desc_list = &queue->rx_desc_list; struct gmac_desc_list *tx_desc_list = &queue->tx_desc_list; __ASSERT(!((u32_t)rx_desc_list->buf & ~GMAC_RBQB_ADDR_Msk), "RX descriptors have to be word aligned"); __ASSERT(!((u32_t)tx_desc_list->buf & ~GMAC_TBQB_ADDR_Msk), "TX descriptors have to be word aligned"); __ASSERT((rx_desc_list->len == 1U) && (tx_desc_list->len == 1U), "Priority queues are currently not supported, descriptor " "list has to have a single entry"); /* Setup RX descriptor lists */ /* Take ownership from GMAC and set the wrap bit */ rx_desc_list->buf[0].w0 = GMAC_RXW0_WRAP; rx_desc_list->buf[0].w1 = 0U; /* Setup TX descriptor lists */ tx_desc_list->buf[0].w0 = 0U; /* Take ownership from GMAC and set the wrap bit */ tx_desc_list->buf[0].w1 = GMAC_TXW1_USED | GMAC_TXW1_WRAP; /* Set Receive Buffer Queue Pointer Register */ gmac->GMAC_RBQBAPQ[queue->que_idx - 1] = (u32_t)rx_desc_list->buf; /* Set Transmit Buffer Queue Pointer Register */ gmac->GMAC_TBQBAPQ[queue->que_idx - 1] = (u32_t)tx_desc_list->buf; LOG_INF("Queue %d set to idle", queue->que_idx); return 0; } static int queue_init(Gmac *gmac, struct gmac_queue *queue) { if (queue->que_idx == 0) { return nonpriority_queue_init(gmac, queue); } else if (queue->que_idx <= GMAC_PRIORITY_QUEUE_NO) { return priority_queue_init(gmac, queue); } else { return priority_queue_init_as_idle(gmac, queue); } } static struct net_pkt *frame_get(struct gmac_queue *queue) { struct gmac_desc_list *rx_desc_list = &queue->rx_desc_list; struct gmac_desc *rx_desc; struct net_buf **rx_frag_list = queue->rx_frag_list; struct net_pkt *rx_frame; bool frame_is_complete; struct net_buf *frag; struct net_buf *new_frag; struct net_buf *last_frag = NULL; u8_t *frag_data; u32_t frag_len; u32_t frame_len = 0U; u16_t tail; u8_t wrap; /* Check if there exists a complete frame in RX descriptor list */ tail = rx_desc_list->tail; rx_desc = &rx_desc_list->buf[tail]; frame_is_complete = false; while ((rx_desc->w0 & GMAC_RXW0_OWNERSHIP) && !frame_is_complete) { frame_is_complete = (bool)(rx_desc->w1 & GMAC_RXW1_EOF); MODULO_INC(tail, rx_desc_list->len); rx_desc = &rx_desc_list->buf[tail]; } /* Frame which is not complete can be dropped by GMAC. Do not process * it, even partially. */ if (!frame_is_complete) { return NULL; } rx_frame = net_pkt_rx_alloc(K_NO_WAIT); /* Process a frame */ tail = rx_desc_list->tail; rx_desc = &rx_desc_list->buf[tail]; frame_is_complete = false; /* TODO: Don't assume first RX fragment will have SOF (Start of frame) * bit set. If SOF bit is missing recover gracefully by dropping * invalid frame. */ __ASSERT(rx_desc->w1 & GMAC_RXW1_SOF, "First RX fragment is missing SOF bit"); /* TODO: We know already tail and head indexes of fragments containing * complete frame. Loop over those indexes, don't search for them * again. */ while ((rx_desc->w0 & GMAC_RXW0_OWNERSHIP) && !frame_is_complete) { frag = rx_frag_list[tail]; frag_data = (u8_t *)(rx_desc->w0 & GMAC_RXW0_ADDR); __ASSERT(frag->data == frag_data, "RX descriptor and buffer list desynchronized"); frame_is_complete = (bool)(rx_desc->w1 & GMAC_RXW1_EOF); if (frame_is_complete) { frag_len = (rx_desc->w1 & GMAC_RXW1_LEN) - frame_len; } else { frag_len = CONFIG_NET_BUF_DATA_SIZE; } frame_len += frag_len; /* Link frame fragments only if RX net buffer is valid */ if (rx_frame != NULL) { /* Assure cache coherency after DMA write operation */ dcache_invalidate((u32_t)frag_data, frag->size); /* Get a new data net buffer from the buffer pool */ new_frag = net_pkt_get_frag(rx_frame, K_NO_WAIT); if (new_frag == NULL) { queue->err_rx_frames_dropped++; net_pkt_unref(rx_frame); rx_frame = NULL; } else { net_buf_add(frag, frag_len); if (!last_frag) { net_pkt_frag_insert(rx_frame, frag); } else { net_buf_frag_insert(last_frag, frag); } last_frag = frag; frag = new_frag; rx_frag_list[tail] = frag; } } /* Update buffer descriptor status word */ rx_desc->w1 = 0U; /* Guarantee that status word is written before the address * word to avoid race condition. */ __DMB(); /* data memory barrier */ /* Update buffer descriptor address word */ wrap = (tail == rx_desc_list->len-1U ? GMAC_RXW0_WRAP : 0); rx_desc->w0 = ((u32_t)frag->data & GMAC_RXW0_ADDR) | wrap; MODULO_INC(tail, rx_desc_list->len); rx_desc = &rx_desc_list->buf[tail]; } rx_desc_list->tail = tail; LOG_DBG("Frame complete: rx=%p, tail=%d", rx_frame, tail); __ASSERT_NO_MSG(frame_is_complete); return rx_frame; } static void eth_rx(struct gmac_queue *queue) { struct eth_sam_dev_data *dev_data = CONTAINER_OF(queue, struct eth_sam_dev_data, queue_list[queue->que_idx]); u16_t vlan_tag = NET_VLAN_TAG_UNSPEC; struct net_pkt *rx_frame; #if defined(CONFIG_PTP_CLOCK_SAM_GMAC) struct device *const dev = net_if_get_device(dev_data->iface); const struct eth_sam_dev_cfg *const cfg = DEV_CFG(dev); Gmac *gmac = cfg->regs; struct gptp_hdr *hdr; #endif /* More than one frame could have been received by GMAC, get all * complete frames stored in the GMAC RX descriptor list. */ rx_frame = frame_get(queue); while (rx_frame) { LOG_DBG("ETH rx"); #if defined(CONFIG_NET_VLAN) /* FIXME: Instead of this, use the GMAC register to get * the used VLAN tag. */ { struct net_eth_hdr *hdr = NET_ETH_HDR(rx_frame); if (ntohs(hdr->type) == NET_ETH_PTYPE_VLAN) { struct net_eth_vlan_hdr *hdr_vlan = (struct net_eth_vlan_hdr *) NET_ETH_HDR(rx_frame); net_pkt_set_vlan_tci(rx_frame, ntohs(hdr_vlan->vlan.tci)); vlan_tag = net_pkt_vlan_tag(rx_frame); #if CONFIG_NET_TC_RX_COUNT > 1 { enum net_priority prio; prio = net_vlan2priority( net_pkt_vlan_priority(rx_frame)); net_pkt_set_priority(rx_frame, prio); } #endif } } #endif #if defined(CONFIG_PTP_CLOCK_SAM_GMAC) hdr = check_gptp_msg(get_iface(dev_data, vlan_tag), rx_frame, false); timestamp_rx_pkt(gmac, hdr, rx_frame); if (hdr) { update_pkt_priority(hdr, rx_frame); } #endif /* CONFIG_PTP_CLOCK_SAM_GMAC */ if (net_recv_data(get_iface(dev_data, vlan_tag), rx_frame) < 0) { eth_stats_update_errors_rx(get_iface(dev_data, vlan_tag)); net_pkt_unref(rx_frame); } rx_frame = frame_get(queue); } } #if !defined(CONFIG_ETH_SAM_GMAC_FORCE_QUEUE) && \ ((CONFIG_ETH_SAM_GMAC_QUEUES != NET_TC_TX_COUNT) || \ ((NET_TC_TX_COUNT != NET_TC_RX_COUNT) && defined(CONFIG_NET_VLAN))) static int priority2queue(enum net_priority priority) { static const u8_t queue_priority_map[] = { #if CONFIG_ETH_SAM_GMAC_QUEUES == 1 0, 0, 0, 0, 0, 0, 0, 0 #endif #if CONFIG_ETH_SAM_GMAC_QUEUES == 2 0, 0, 0, 0, 1, 1, 1, 1 #endif #if CONFIG_ETH_SAM_GMAC_QUEUES == 3 0, 0, 0, 0, 1, 1, 2, 2 #endif }; return queue_priority_map[priority]; } #endif static int eth_tx(struct device *dev, struct net_pkt *pkt) { const struct eth_sam_dev_cfg *const cfg = DEV_CFG(dev); struct eth_sam_dev_data *const dev_data = DEV_DATA(dev); Gmac *gmac = cfg->regs; struct gmac_queue *queue; struct gmac_desc_list *tx_desc_list; struct gmac_desc *tx_desc; struct gmac_desc *tx_first_desc; struct net_buf *frag; u8_t *frag_data; u16_t frag_len; u32_t err_tx_flushed_count_at_entry; #if GMAC_MULTIPLE_TX_PACKETS == 1 unsigned int key; #endif u8_t pkt_prio; #if GMAC_MULTIPLE_TX_PACKETS == 0 #if defined(CONFIG_PTP_CLOCK_SAM_GMAC) u16_t vlan_tag = NET_VLAN_TAG_UNSPEC; struct gptp_hdr *hdr; #if defined(CONFIG_NET_VLAN) struct net_eth_hdr *eth_hdr; #endif #endif #endif __ASSERT(pkt, "buf pointer is NULL"); __ASSERT(pkt->frags, "Frame data missing"); LOG_DBG("ETH tx"); /* Decide which queue should be used */ pkt_prio = net_pkt_priority(pkt); #if defined(CONFIG_ETH_SAM_GMAC_FORCE_QUEUE) /* Route eveything to the forced queue */ queue = &dev_data->queue_list[CONFIG_ETH_SAM_GMAC_FORCED_QUEUE]; #elif CONFIG_ETH_SAM_GMAC_QUEUES == CONFIG_NET_TC_TX_COUNT /* Prefer to chose queue based on its traffic class */ queue = &dev_data->queue_list[net_tx_priority2tc(pkt_prio)]; #else /* If that's not possible due to config - use builtin mapping */ queue = &dev_data->queue_list[priority2queue(pkt_prio)]; #endif tx_desc_list = &queue->tx_desc_list; err_tx_flushed_count_at_entry = queue->err_tx_flushed_count; frag = pkt->frags; /* Keep reference to the descriptor */ tx_first_desc = &tx_desc_list->buf[tx_desc_list->head]; while (frag) { frag_data = frag->data; frag_len = frag->len; /* Assure cache coherency before DMA read operation */ dcache_clean((u32_t)frag_data, frag->size); #if GMAC_MULTIPLE_TX_PACKETS == 1 k_sem_take(&queue->tx_desc_sem, K_FOREVER); /* The following section becomes critical and requires IRQ lock * / unlock protection only due to the possibility of executing * tx_error_handler() function. */ key = irq_lock(); /* Check if tx_error_handler() function was executed */ if (queue->err_tx_flushed_count != err_tx_flushed_count_at_entry) { irq_unlock(key); return -EIO; } #endif tx_desc = &tx_desc_list->buf[tx_desc_list->head]; /* Update buffer descriptor address word */ tx_desc->w0 = (u32_t)frag_data; /* Update buffer descriptor status word (clear used bit except * for the first frag). */ tx_desc->w1 = (frag_len & GMAC_TXW1_LEN) | (!frag->frags ? GMAC_TXW1_LASTBUFFER : 0) | (tx_desc_list->head == tx_desc_list->len - 1U ? GMAC_TXW1_WRAP : 0) | (tx_desc == tx_first_desc ? GMAC_TXW1_USED : 0); /* Update descriptor position */ MODULO_INC(tx_desc_list->head, tx_desc_list->len); #if GMAC_MULTIPLE_TX_PACKETS == 1 __ASSERT(tx_desc_list->head != tx_desc_list->tail, "tx_desc_list overflow"); /* Account for a sent frag */ ring_buf_put(&queue->tx_frag_list, POINTER_TO_UINT(frag)); /* frag is internally queued, so it requires to hold a reference */ net_pkt_frag_ref(frag); irq_unlock(key); #endif /* Continue with the rest of fragments (only data) */ frag = frag->frags; } #if GMAC_MULTIPLE_TX_PACKETS == 1 key = irq_lock(); /* Check if tx_error_handler() function was executed */ if (queue->err_tx_flushed_count != err_tx_flushed_count_at_entry) { irq_unlock(key); return -EIO; } #endif /* Ensure the descriptor following the last one is marked as used */ tx_desc_list->buf[tx_desc_list->head].w1 = GMAC_TXW1_USED; /* Guarantee that all the fragments have been written before removing * the used bit to avoid race condition. */ __DMB(); /* data memory barrier */ /* Remove the used bit of the first fragment to allow the controller * to process it and the following fragments. */ tx_first_desc->w1 &= ~GMAC_TXW1_USED; #if GMAC_MULTIPLE_TX_PACKETS == 1 #if defined(CONFIG_PTP_CLOCK_SAM_GMAC) /* Account for a sent frame */ ring_buf_put(&queue->tx_frames, POINTER_TO_UINT(pkt)); /* pkt is internally queued, so it requires to hold a reference */ net_pkt_ref(pkt); #endif irq_unlock(key); #endif /* Guarantee that the first fragment got its bit removed before starting * sending packets to avoid packets getting stuck. */ __DMB(); /* data memory barrier */ /* Start transmission */ gmac->GMAC_NCR |= GMAC_NCR_TSTART; #if GMAC_MULTIPLE_TX_PACKETS == 0 /* Wait until the packet is sent */ k_sem_take(&queue->tx_sem, K_FOREVER); /* Check if transmit successful or not */ if (queue->err_tx_flushed_count != err_tx_flushed_count_at_entry) { return -EIO; } #if defined(CONFIG_PTP_CLOCK_SAM_GMAC) #if defined(CONFIG_NET_VLAN) eth_hdr = NET_ETH_HDR(pkt); if (ntohs(eth_hdr->type) == NET_ETH_PTYPE_VLAN) { vlan_tag = net_pkt_vlan_tag(pkt); } #endif hdr = check_gptp_msg(get_iface(dev_data, vlan_tag), pkt, true); timestamp_tx_pkt(gmac, hdr, pkt); if (hdr && need_timestamping(hdr)) { net_if_add_tx_timestamp(pkt); } #endif #endif return 0; } static void queue0_isr(void *arg) { struct device *const dev = (struct device *const)arg; const struct eth_sam_dev_cfg *const cfg = DEV_CFG(dev); struct eth_sam_dev_data *const dev_data = DEV_DATA(dev); Gmac *gmac = cfg->regs; struct gmac_queue *queue; struct gmac_desc_list *rx_desc_list; struct gmac_desc_list *tx_desc_list; struct gmac_desc *tail_desc; u32_t isr; /* Interrupt Status Register is cleared on read */ isr = gmac->GMAC_ISR; LOG_DBG("GMAC_ISR=0x%08x", isr); queue = &dev_data->queue_list[0]; rx_desc_list = &queue->rx_desc_list; tx_desc_list = &queue->tx_desc_list; /* RX packet */ if (isr & GMAC_INT_RX_ERR_BITS) { rx_error_handler(gmac, queue); } else if (isr & GMAC_ISR_RCOMP) { tail_desc = &rx_desc_list->buf[rx_desc_list->tail]; LOG_DBG("rx.w1=0x%08x, tail=%d", tail_desc->w1, rx_desc_list->tail); eth_rx(queue); } /* TX packet */ if (isr & GMAC_INT_TX_ERR_BITS) { tx_error_handler(gmac, queue); } else if (isr & GMAC_ISR_TCOMP) { #if GMAC_MULTIPLE_TX_PACKETS == 1 tail_desc = &tx_desc_list->buf[tx_desc_list->tail]; LOG_DBG("tx.w1=0x%08x, tail=%d", tail_desc->w1, tx_desc_list->tail); #endif tx_completed(gmac, queue); } if (isr & GMAC_IER_HRESP) { LOG_DBG("IER HRESP"); } } #if GMAC_PRIORITY_QUEUE_NO >= 1 static inline void priority_queue_isr(void *arg, unsigned int queue_idx) { struct device *const dev = (struct device *const)arg; const struct eth_sam_dev_cfg *const cfg = DEV_CFG(dev); struct eth_sam_dev_data *const dev_data = DEV_DATA(dev); Gmac *gmac = cfg->regs; struct gmac_queue *queue; struct gmac_desc_list *rx_desc_list; struct gmac_desc_list *tx_desc_list; struct gmac_desc *tail_desc; u32_t isrpq; isrpq = gmac->GMAC_ISRPQ[queue_idx - 1]; LOG_DBG("GMAC_ISRPQ%d=0x%08x", queue_idx - 1, isrpq); queue = &dev_data->queue_list[queue_idx]; rx_desc_list = &queue->rx_desc_list; tx_desc_list = &queue->tx_desc_list; /* RX packet */ if (isrpq & GMAC_INTPQ_RX_ERR_BITS) { rx_error_handler(gmac, queue); } else if (isrpq & GMAC_ISRPQ_RCOMP) { tail_desc = &rx_desc_list->buf[rx_desc_list->tail]; LOG_DBG("rx.w1=0x%08x, tail=%d", tail_desc->w1, rx_desc_list->tail); eth_rx(queue); } /* TX packet */ if (isrpq & GMAC_INTPQ_TX_ERR_BITS) { tx_error_handler(gmac, queue); } else if (isrpq & GMAC_ISRPQ_TCOMP) { #if GMAC_MULTIPLE_TX_PACKETS == 1 tail_desc = &tx_desc_list->buf[tx_desc_list->tail]; LOG_DBG("tx.w1=0x%08x, tail=%d", tail_desc->w1, tx_desc_list->tail); #endif tx_completed(gmac, queue); } if (isrpq & GMAC_IERPQ_HRESP) { LOG_DBG("IERPQ%d HRESP", queue_idx - 1); } } #endif #if GMAC_PRIORITY_QUEUE_NO >= 1 static void queue1_isr(void *arg) { priority_queue_isr(arg, 1); } #endif #if GMAC_PRIORITY_QUEUE_NO == 2 static void queue2_isr(void *arg) { priority_queue_isr(arg, 2); } #endif static int eth_initialize(struct device *dev) { const struct eth_sam_dev_cfg *const cfg = DEV_CFG(dev); cfg->config_func(); /* Enable GMAC module's clock */ soc_pmc_peripheral_enable(cfg->periph_id); /* Connect pins to the peripheral */ soc_gpio_list_configure(cfg->pin_list, cfg->pin_list_size); return 0; } #ifdef CONFIG_ETH_SAM_GMAC_MAC_I2C_EEPROM static void get_mac_addr_from_i2c_eeprom(u8_t mac_addr[6]) { struct device *dev; u32_t iaddr = CONFIG_ETH_SAM_GMAC_MAC_I2C_INT_ADDRESS; dev = device_get_binding(CONFIG_ETH_SAM_GMAC_MAC_I2C_DEV_NAME); if (!dev) { LOG_ERR("I2C: Device not found"); return; } i2c_write_read(dev, CONFIG_ETH_SAM_GMAC_MAC_I2C_SLAVE_ADDRESS, &iaddr, CONFIG_ETH_SAM_GMAC_MAC_I2C_INT_ADDRESS_SIZE, mac_addr, 6); } #endif #if defined(CONFIG_ETH_SAM_GMAC_RANDOM_MAC) static void generate_random_mac(u8_t mac_addr[6]) { u32_t entropy; entropy = sys_rand32_get(); /* Atmel's OUI */ mac_addr[0] = 0x00; mac_addr[1] = 0x04; mac_addr[2] = 0x25; mac_addr[3] = entropy >> 8; mac_addr[4] = entropy >> 16; /* Locally administered, unicast */ mac_addr[5] = ((entropy >> 0) & 0xfc) | 0x02; } #endif static void generate_mac(u8_t mac_addr[6]) { #if defined(CONFIG_ETH_SAM_GMAC_MAC_I2C_EEPROM) get_mac_addr_from_i2c_eeprom(mac_addr); #elif defined(CONFIG_ETH_SAM_GMAC_RANDOM_MAC) generate_random_mac(mac_addr); #endif } static void eth0_iface_init(struct net_if *iface) { struct device *const dev = net_if_get_device(iface); struct eth_sam_dev_data *const dev_data = DEV_DATA(dev); const struct eth_sam_dev_cfg *const cfg = DEV_CFG(dev); static bool init_done; u32_t gmac_ncfgr_val; u32_t link_status; int result; int i; /* For VLAN, this value is only used to get the correct L2 driver */ dev_data->iface = iface; ethernet_init(iface); /* The rest of initialization should only be done once */ if (init_done) { return; } /* Check the status of data caches */ dcache_enabled = (SCB->CCR & SCB_CCR_DC_Msk); /* Initialize GMAC driver, maximum frame length is 1518 bytes */ gmac_ncfgr_val = GMAC_NCFGR_MTIHEN /* Multicast Hash Enable */ | GMAC_NCFGR_LFERD /* Length Field Error Frame Discard */ | GMAC_NCFGR_RFCS /* Remove Frame Check Sequence */ | GMAC_NCFGR_RXCOEN; /* Receive Checksum Offload Enable */ result = gmac_init(cfg->regs, gmac_ncfgr_val); if (result < 0) { LOG_ERR("Unable to initialize ETH driver"); return; } generate_mac(dev_data->mac_addr); LOG_INF("MAC: %02x:%02x:%02x:%02x:%02x:%02x", dev_data->mac_addr[0], dev_data->mac_addr[1], dev_data->mac_addr[2], dev_data->mac_addr[3], dev_data->mac_addr[4], dev_data->mac_addr[5]); /* Set MAC Address for frame filtering logic */ mac_addr_set(cfg->regs, 0, dev_data->mac_addr); /* Register Ethernet MAC Address with the upper layer */ net_if_set_link_addr(iface, dev_data->mac_addr, sizeof(dev_data->mac_addr), NET_LINK_ETHERNET); /* Initialize GMAC queues */ for (i = 0; i < GMAC_QUEUE_NO; i++) { result = queue_init(cfg->regs, &dev_data->queue_list[i]); if (result < 0) { LOG_ERR("Unable to initialize ETH queue%d", i); return; } } #if GMAC_PRIORITY_QUEUE_NO >= 1 #if defined(CONFIG_ETH_SAM_GMAC_FORCE_QUEUE) for (i = 0; i < CONFIG_NET_TC_RX_COUNT; ++i) { cfg->regs->GMAC_ST1RPQ[i] = GMAC_ST1RPQ_DSTCM(i) | GMAC_ST1RPQ_QNB(CONFIG_ETH_SAM_GMAC_FORCED_QUEUE); } #elif CONFIG_ETH_SAM_GMAC_QUEUES == NET_TC_RX_COUNT /* If TC configuration is compatible with HW configuration, setup the * screening registers based on the DS/TC values. * Map them 1:1 - TC 0 -> Queue 0, TC 1 -> Queue 1 etc. */ for (i = 0; i < CONFIG_NET_TC_RX_COUNT; ++i) { cfg->regs->GMAC_ST1RPQ[i] = GMAC_ST1RPQ_DSTCM(i) | GMAC_ST1RPQ_QNB(i); } #elif defined(CONFIG_NET_VLAN) /* If VLAN is enabled, route packets according to VLAN priority */ int j; i = 0; for (j = NET_PRIORITY_NC; j >= 0; --j) { if (priority2queue(j) == 0) { /* No point to set rules for the regular queue */ continue; } if (i >= ARRAY_SIZE(cfg->regs->GMAC_ST2RPQ)) { /* No more screening registers available */ break; } cfg->regs->GMAC_ST2RPQ[i++] = GMAC_ST2RPQ_QNB(priority2queue(j)) | GMAC_ST2RPQ_VLANP(j) | GMAC_ST2RPQ_VLANE; } #endif #endif /* PHY initialize */ result = phy_sam_gmac_init(&cfg->phy); if (result < 0) { LOG_ERR("ETH PHY Initialization Error"); return; } /* PHY auto-negotiate link parameters */ result = phy_sam_gmac_auto_negotiate(&cfg->phy, &link_status); if (result < 0) { LOG_ERR("ETH PHY auto-negotiate sequence failed"); return; } /* Set up link parameters */ link_configure(cfg->regs, link_status); init_done = true; } static enum ethernet_hw_caps eth_sam_gmac_get_capabilities(struct device *dev) { ARG_UNUSED(dev); return ETHERNET_HW_VLAN | ETHERNET_LINK_10BASE_T | #if defined(CONFIG_PTP_CLOCK_SAM_GMAC) ETHERNET_PTP | #endif ETHERNET_PRIORITY_QUEUES | #if GMAC_PRIORITY_QUEUE_NO >= 1 ETHERNET_QAV | #endif ETHERNET_LINK_100BASE_T; } #if GMAC_PRIORITY_QUEUE_NO >= 1 static int eth_sam_gmac_set_qav_param(struct device *dev, enum ethernet_config_type type, const struct ethernet_config *config) { const struct eth_sam_dev_cfg *const cfg = DEV_CFG(dev); Gmac *gmac = cfg->regs; enum ethernet_qav_param_type qav_param_type; unsigned int delta_bandwidth; unsigned int idle_slope; int queue_id; bool enable; /* Priority queue IDs start from 1 for SAM GMAC */ queue_id = config->qav_param.queue_id + 1; qav_param_type = config->qav_param.type; switch (qav_param_type) { case ETHERNET_QAV_PARAM_TYPE_STATUS: enable = config->qav_param.enabled; return eth_sam_gmac_setup_qav(gmac, queue_id, enable); case ETHERNET_QAV_PARAM_TYPE_DELTA_BANDWIDTH: delta_bandwidth = config->qav_param.delta_bandwidth; return eth_sam_gmac_setup_qav_delta_bandwidth(gmac, queue_id, delta_bandwidth); case ETHERNET_QAV_PARAM_TYPE_IDLE_SLOPE: idle_slope = config->qav_param.idle_slope; /* The standard uses bps, SAM GMAC uses Bps - convert now */ idle_slope /= 8U; return eth_sam_gmac_setup_qav_idle_slope(gmac, queue_id, idle_slope); default: break; } return -ENOTSUP; } #endif static int eth_sam_gmac_set_config(struct device *dev, enum ethernet_config_type type, const struct ethernet_config *config) { switch (type) { #if GMAC_PRIORITY_QUEUE_NO >= 1 case ETHERNET_CONFIG_TYPE_QAV_PARAM: return eth_sam_gmac_set_qav_param(dev, type, config); #endif default: break; } return -ENOTSUP; } #if GMAC_PRIORITY_QUEUE_NO >= 1 static int eth_sam_gmac_get_qav_param(struct device *dev, enum ethernet_config_type type, struct ethernet_config *config) { const struct eth_sam_dev_cfg *const cfg = DEV_CFG(dev); Gmac *gmac = cfg->regs; enum ethernet_qav_param_type qav_param_type; int queue_id; bool *enabled; unsigned int *idle_slope; unsigned int *delta_bandwidth; /* Priority queue IDs start from 1 for SAM GMAC */ queue_id = config->qav_param.queue_id + 1; qav_param_type = config->qav_param.type; switch (qav_param_type) { case ETHERNET_QAV_PARAM_TYPE_STATUS: enabled = &config->qav_param.enabled; return eth_sam_gmac_get_qav_status(gmac, queue_id, enabled); case ETHERNET_QAV_PARAM_TYPE_IDLE_SLOPE: idle_slope = &config->qav_param.idle_slope; return eth_sam_gmac_get_qav_idle_slope(gmac, queue_id, idle_slope); case ETHERNET_QAV_PARAM_TYPE_OPER_IDLE_SLOPE: idle_slope = &config->qav_param.oper_idle_slope; return eth_sam_gmac_get_qav_idle_slope(gmac, queue_id, idle_slope); case ETHERNET_QAV_PARAM_TYPE_DELTA_BANDWIDTH: delta_bandwidth = &config->qav_param.delta_bandwidth; return eth_sam_gmac_get_qav_delta_bandwidth(gmac, queue_id, delta_bandwidth); case ETHERNET_QAV_PARAM_TYPE_TRAFFIC_CLASS: #if CONFIG_ETH_SAM_GMAC_QUEUES == NET_TC_TX_COUNT config->qav_param.traffic_class = queue_id; return 0; #else /* Invalid configuration - no direct TC to queue mapping */ return -ENOTSUP; #endif default: break; } return -ENOTSUP; } #endif static int eth_sam_gmac_get_config(struct device *dev, enum ethernet_config_type type, struct ethernet_config *config) { switch (type) { case ETHERNET_CONFIG_TYPE_PRIORITY_QUEUES_NUM: config->priority_queues_num = GMAC_PRIORITY_QUEUE_NO; return 0; #if GMAC_PRIORITY_QUEUE_NO >= 1 case ETHERNET_CONFIG_TYPE_QAV_PARAM: return eth_sam_gmac_get_qav_param(dev, type, config); #endif default: break; } return -ENOTSUP; } #if defined(CONFIG_PTP_CLOCK_SAM_GMAC) static struct device *eth_sam_gmac_get_ptp_clock(struct device *dev) { struct eth_sam_dev_data *const dev_data = DEV_DATA(dev); return dev_data->ptp_clock; } #endif static const struct ethernet_api eth_api = { .iface_api.init = eth0_iface_init, .get_capabilities = eth_sam_gmac_get_capabilities, .set_config = eth_sam_gmac_set_config, .get_config = eth_sam_gmac_get_config, .send = eth_tx, #if defined(CONFIG_PTP_CLOCK_SAM_GMAC) .get_ptp_clock = eth_sam_gmac_get_ptp_clock, #endif }; static struct device DEVICE_NAME_GET(eth0_sam_gmac); static void eth0_irq_config(void) { IRQ_CONNECT(GMAC_IRQn, CONFIG_ETH_SAM_GMAC_IRQ_PRI, queue0_isr, DEVICE_GET(eth0_sam_gmac), 0); irq_enable(GMAC_IRQn); #if GMAC_PRIORITY_QUEUE_NO >= 1 IRQ_CONNECT(GMAC_Q1_IRQn, CONFIG_ETH_SAM_GMAC_IRQ_PRI, queue1_isr, DEVICE_GET(eth0_sam_gmac), 0); irq_enable(GMAC_Q1_IRQn); #endif #if GMAC_PRIORITY_QUEUE_NO == 2 IRQ_CONNECT(GMAC_Q2_IRQn, CONFIG_ETH_SAM_GMAC_IRQ_PRI, queue2_isr, DEVICE_GET(eth0_sam_gmac), 0); irq_enable(GMAC_Q2_IRQn); #endif } static const struct soc_gpio_pin pins_eth0[] = PINS_GMAC0; static const struct eth_sam_dev_cfg eth0_config = { .regs = GMAC, .periph_id = ID_GMAC, .pin_list = pins_eth0, .pin_list_size = ARRAY_SIZE(pins_eth0), .config_func = eth0_irq_config, .phy = {GMAC, CONFIG_ETH_SAM_GMAC_PHY_ADDR}, }; static struct eth_sam_dev_data eth0_data = { #ifdef CONFIG_ETH_SAM_GMAC_MAC_MANUAL .mac_addr = { CONFIG_ETH_SAM_GMAC_MAC0, CONFIG_ETH_SAM_GMAC_MAC1, CONFIG_ETH_SAM_GMAC_MAC2, CONFIG_ETH_SAM_GMAC_MAC3, CONFIG_ETH_SAM_GMAC_MAC4, CONFIG_ETH_SAM_GMAC_MAC5, }, #endif .queue_list = {{ .que_idx = GMAC_QUE_0, .rx_desc_list = { .buf = rx_desc_que0, .len = ARRAY_SIZE(rx_desc_que0), }, .tx_desc_list = { .buf = tx_desc_que0, .len = ARRAY_SIZE(tx_desc_que0), }, .rx_frag_list = rx_frag_list_que0, #if GMAC_MULTIPLE_TX_PACKETS == 1 .tx_frag_list = { .buf = (u32_t *)tx_frag_list_que0, .len = ARRAY_SIZE(tx_frag_list_que0), }, #if defined(CONFIG_PTP_CLOCK_SAM_GMAC) .tx_frames = { .buf = (u32_t *)tx_frame_list_que0, .len = ARRAY_SIZE(tx_frame_list_que0), }, #endif #endif }, { .que_idx = GMAC_QUE_1, .rx_desc_list = { .buf = rx_desc_que1, .len = ARRAY_SIZE(rx_desc_que1), }, .tx_desc_list = { .buf = tx_desc_que1, .len = ARRAY_SIZE(tx_desc_que1), }, #if GMAC_PRIORITY_QUEUE_NO >= 1 .rx_frag_list = rx_frag_list_que1, #if GMAC_MULTIPLE_TX_PACKETS == 1 .tx_frag_list = { .buf = (u32_t *)tx_frag_list_que1, .len = ARRAY_SIZE(tx_frag_list_que1), }, #if defined(CONFIG_PTP_CLOCK_SAM_GMAC) .tx_frames = { .buf = (u32_t *)tx_frame_list_que1, .len = ARRAY_SIZE(tx_frame_list_que1), } #endif #endif #endif }, { .que_idx = GMAC_QUE_2, .rx_desc_list = { .buf = rx_desc_que2, .len = ARRAY_SIZE(rx_desc_que2), }, .tx_desc_list = { .buf = tx_desc_que2, .len = ARRAY_SIZE(tx_desc_que2), }, #if GMAC_PRIORITY_QUEUE_NO == 2 .rx_frag_list = rx_frag_list_que2, #if GMAC_MULTIPLE_TX_PACKETS == 1 .tx_frag_list = { .buf = (u32_t *)tx_frag_list_que2, .len = ARRAY_SIZE(tx_frag_list_que2), }, #if defined(CONFIG_PTP_CLOCK_SAM_GMAC) .tx_frames = { .buf = (u32_t *)tx_frame_list_que2, .len = ARRAY_SIZE(tx_frame_list_que2), } #endif #endif #endif } }, }; ETH_NET_DEVICE_INIT(eth0_sam_gmac, CONFIG_ETH_SAM_GMAC_NAME, eth_initialize, ð0_data, ð0_config, CONFIG_ETH_INIT_PRIORITY, ð_api, GMAC_MTU); #if defined(CONFIG_PTP_CLOCK_SAM_GMAC) struct ptp_context { struct device *eth_dev; }; static struct ptp_context ptp_gmac_0_context; static int ptp_clock_sam_gmac_set(struct device *dev, struct net_ptp_time *tm) { struct ptp_context *ptp_context = dev->driver_data; const struct eth_sam_dev_cfg *const cfg = DEV_CFG(ptp_context->eth_dev); Gmac *gmac = cfg->regs; gmac->GMAC_TSH = tm->_sec.high & 0xffff; gmac->GMAC_TSL = tm->_sec.low & 0xffffffff; gmac->GMAC_TN = tm->nanosecond & 0xffffffff; return 0; } static int ptp_clock_sam_gmac_get(struct device *dev, struct net_ptp_time *tm) { struct ptp_context *ptp_context = dev->driver_data; const struct eth_sam_dev_cfg *const cfg = DEV_CFG(ptp_context->eth_dev); Gmac *gmac = cfg->regs; tm->second = ((u64_t)(gmac->GMAC_TSH & 0xffff) << 32) | gmac->GMAC_TSL; tm->nanosecond = gmac->GMAC_TN; return 0; } static int ptp_clock_sam_gmac_adjust(struct device *dev, int increment) { struct ptp_context *ptp_context = dev->driver_data; const struct eth_sam_dev_cfg *const cfg = DEV_CFG(ptp_context->eth_dev); Gmac *gmac = cfg->regs; GMAC_TA_Type gmac_ta; if ((increment <= -NSEC_PER_SEC) || (increment >= NSEC_PER_SEC)) { return -EINVAL; } if (increment < 0) { gmac_ta.bit.ADJ = 1; gmac_ta.bit.ITDT = -increment; } else { gmac_ta.bit.ADJ = 0; gmac_ta.bit.ITDT = increment; } gmac->GMAC_TA = gmac_ta.reg; return 0; } static int ptp_clock_sam_gmac_rate_adjust(struct device *dev, float ratio) { return -ENOTSUP; } static const struct ptp_clock_driver_api ptp_api = { .set = ptp_clock_sam_gmac_set, .get = ptp_clock_sam_gmac_get, .adjust = ptp_clock_sam_gmac_adjust, .rate_adjust = ptp_clock_sam_gmac_rate_adjust, }; static int ptp_gmac_init(struct device *port) { struct device *eth_dev = DEVICE_GET(eth0_sam_gmac); struct eth_sam_dev_data *dev_data = eth_dev->driver_data; struct ptp_context *ptp_context = port->driver_data; dev_data->ptp_clock = port; ptp_context->eth_dev = eth_dev; return 0; } DEVICE_AND_API_INIT(gmac_ptp_clock_0, PTP_CLOCK_NAME, ptp_gmac_init, &ptp_gmac_0_context, NULL, POST_KERNEL, CONFIG_APPLICATION_INIT_PRIORITY, &ptp_api); #endif /* CONFIG_PTP_CLOCK_SAM_GMAC */ |